### ALL PROGRAMMABLE



5G Wireless • Embedded Vision • Industrial IoT • Cloud Computing





# **Project 1 Support**

## **Project 1**

- ➤ Each group will analyze a different design, but all with the same structure.
- ➤ Each design includes a DDS generator and a FIR filter, implemented in VHDL.





## **Project1 - DDS\_sine**

The DDS frequency is set by a 32 bit vector (fcw), which is the input of an accumulator





### Project1 - DDS\_sine

> With the initial value:

$$fcw = 028F5C28x = 42949672_{10}$$

ightharpoonup Fout =  $10MHz \rightarrow Tout = 1us$ 







Each clock cycle there is a new sine sample at the DDS LUT output



## Lab4 - DDS\_sine

- ▶ In lab 4 you have used a DDS that works in a different way
- ➤ The sine LUT has only just 256 samples, that are read at a slower or faster rate, depending on the counter enable input (cnt\_en)





#### **Tasks**

- 1. Elaborate the design and analyze the design's architecture
- 2. Simulate the design, observe it's behavior and discuss results
- 3. Synthesize the design using different settings and observe the effects of the options taken ("flatten hierarchy" and "max\_dsp" options as minimum goals).
- 4. Analyze the various reports, especially with regard to resource utilization and timing performance, taking into consideration the synthesis options.
- 5. Analyze the impact of using a pipelined vs. non-pipelined FIR architecture, in the maximum clock frequency. Identify the critical path.
- 6. Analyze the post implementation reports, especially with regard to resource utilization and timing performance.
- 7. Final step ... (next slide)



# 7. Integrate your design with an IP Integrator module

a) Modify the frequency trigger module (given in lab4) so that it accepts input parameters for frequency definition. You can add more than 2 if sw0 has more bits!





# 7. Integrate your design with an IP Integrator module

- o) Generate a block design for a simple DDS with a modified frequency trigger module (so that it accepts input parameters)
- c) Simulate this block design to see if it works as expected.





## 7. Integrate your design with an IP Integrator module

- d) Add a FIR Filter from the IP Catalog (FIR Compiler) and experiment different configurations.
  - 1. Use different Number of Coefficients and observe its influence in FPGA resource usage
  - 2. Use different Coefficient Width and observe its influence in FPGA resource usage
  - 3. Use symmetric and non-symmetric coefficients and observe its influence in FPGA resource usage
  - 4. Use different Hardware Oversampling specifications and observe its influence in FPGA resource usage and performance



e) Comment these results in light if the ones obtained with the previous filter and DDS



#### More info

- ▶ Project 1 new delivery date → 4<sup>th</sup> april
- ➤ Next on-line sessions (project 1 support):
  - Tuesday 24<sup>rd</sup> march between 10h00 12h30 am (I will be available in ZOOM if you need help)
  - Tuesday 31th march between 10h00 12h30 am (I will be available in ZOOM if you need help)
- ➤ TP classes scheduled for the 26<sup>th</sup> of march and 2<sup>nd</sup> of april will be postponed until after Easter Interruption. We will resume with on the 9<sup>th</sup> of April with a faster pace.
- ➤ Next subject will be System Generator tool. Please give me feedback if you have this tool installed in your PC (complete survey in moodle)

